

# CS 152/252A Computer Architecture and Engineering



**Lecture 14: VLIW** 

#### The 'Itanic'—Intel's ill-fated Itanium processor—finally sinks

After two decades of failure and endless jokes, the Intel Itanium is officially no more. Intel has finally stopped shipping its doomed-from-the-start 64-bit processor.

Itanium processors were promised to be more efficient because they didn't have the baggage of legacy x86 processors. But it was notoriously difficult to write a good compiler for the platform, and without a developer ecosystem, it went nowhere.

As if that wasn't bad enough, the processor lacked legacy 32-bit x86 support... So with no native software and no backwards compatibility, there was nothing to run on it.





#### **Last Time in Lecture**

- Phases of instruction execution:
  - Fetch/decode/rename/dispatch/issue/execute/complete/commit
- Data-in-ROB design versus unified physical register design
- Superscalar register renaming
- Instruction-level parallelism (ILP)
  - Instruction schedule to facilitate parallel processing

## **Out-of-Order Control Complexity: MIPS R10000**

Control Logic

[ SGI/MIPS Technologies Inc., 1995 ]



## **Sequential ISA Bottleneck**



## **VLIW: Very Long Instruction Word**



- Multiple operations packed into one instruction
- Each operation slot is for a fixed function
- Constant operation latencies are specified
- Architecture requires guarantee of:
  - Parallelism within an instruction => no cross-operation RAW check
  - No data use before data ready => no data interlocks

## **VLIW Principles**

Proceedings of the ACM SIGPLAN '84 Symposium on Compiler Construction, SIGPLAN Notices Vol. 19, No. 6, June 1984

# Parallel Processing: A Smart Compiler and a Dumb Machine

Joseph A. Fisher, John R. Ellis, John C. Ruttenberg, and Alexandru Nicolau

Department of Computer Science, Yale University New Haven, CT 06520

#### Abstract

Multiprocessors and vector machines, the only successful parallel architectures, have coarse-grained parallelism that is hard for compilers to take advantage of. We've developed a new fine-grained parallel architecture and a compiler that together offer order-of-magnitude speedups for ordinary scientific code.

future, and we're building a VLIW machine, the ELI (Enormously Long Instructions) to prove it.

In this paper we'll describe some of the compilation techniques used by the Bulldog compiler. The ELI project and the details of Bulldog are described elsewhere [4, 6, 7, 15, 17].

## **Early VLIW Machines**

#### FPS AP120B (1976)

- scientific attached array processor
- first commercial wide instruction machine
- hand-coded vector math libraries using software pipelining and loop unrolling

## • Multiflow Trace (1987)

- commercialization of ideas from John Fisher's Yale group including "trace scheduling"
- available in configurations with 7, 14, or 28 operations/instruction
- 28 operations packed into a 1024-bit instruction word

## Cydrome Cydra-5 (1987)

- 7 operations encoded in 256-bit instruction word
- rotating register file
- Founded by Bob Rau

## **VLIW Compiler Responsibilities**

Schedule operations to maximize parallel execution

Guarantees intra-instruction parallelism

- Schedule to avoid data hazards (no interlocks)
  - Typically separates operations with explicit NOPs

## **Loop Execution**



How many FP ops/cycle?

1 fadd / 8 cycles = 0.125

## **Loop Unrolling**

```
for (i=0; i<N; i++)

B[i] = A[i] + C;
```

Unroll inner loop to perform 4 iterations at once

```
for (i=0; i<N; i+=4)
{

B[i] = A[i] + C;

B[i+1] = A[i+1] + C;

B[i+2] = A[i+2] + C;

B[i+3] = A[i+3] + C;
}
```

Need to handle values of N that are not multiples of unrolling factor with final cleanup loop

## **Scheduling Loop Unrolled Code**

Unroll 4 ways



How many FLOPS/cycle?

4 fadds / 11 cycles = 0.36

## **Software Pipelining**



## Software Pipelining vs. Loop Unrolling





Software pipelining pays startup/wind-down costs only once per loop, not once per iteration

#### **CS152 Administrivia**

- Good job on Midterm!
  - Mid-semester survey: <a href="https://forms.gle/gD41gCUqf4HuSRKL8">https://forms.gle/gD41gCUqf4HuSRKL8</a>
- Lab2 due 3/2
- HW3 due 3/14
- Lab3 will be released this week
- Guest lecture on Branch Prediction next week
- Join our really fun discussions:
  - Prashanth, Wednesday 3-5
  - Abe/Edwin, Thursday 2-4
  - Allison/Divija, Thursday 5-7
  - Animesh/Jamie, Friday 12-2

## **CS252 Administrivia**

Second half of project presentations next week

CS252 15

## What if there are no loops?



- Branches limit basic block size in control-flow intensive irregular code
- Difficult to find ILP in individual basic blocks

## Trace Scheduling [Fisher, Ellis]



- Pick string of basic blocks, a trace, that represents most frequent branch path
- Use <u>profiling feedback</u> or compiler heuristics to find common branch paths
- Schedule whole "trace" at once
- Add fixup code to cope with branches jumping out of trace

#### **Problems with "Classic" VLIW**

- Object-code compatibility
  - have to recompile all code for every machine, even for two machines in same generation
- Object code size
  - instruction padding wastes instruction memory/cache
  - loop unrolling/software pipelining replicates code
- Scheduling variable latency memory operations
  - caches and/or memory bank conflicts impose statically unpredictable variability
- Knowing branch probabilities
  - Profiling requires a significant extra step in build process
- Scheduling for statically unpredictable branches
  - optimal schedule varies with branch path

## **VLIW Instruction Encoding**



- Schemes to reduce effect of unused fields
  - Compressed format in memory, expand on I-cache refill
    - used in Multiflow Trace
    - introduces instruction addressing challenge
  - Mark parallel groups
    - used in TMS320C6x DSPs, Intel IA-64
  - Provide a single-op VLIW instruction
    - Cydra-5 UniOp instructions

## Intel Itanium, EPIC IA-64

- EPIC is the style of architecture (cf. CISC, RISC)
  - Explicitly Parallel Instruction Computing (really just VLIW)
- IA-64 is Intel's chosen ISA (cf. x86, MIPS)
  - IA-64 = Intel Architecture 64-bit
  - An object-code-compatible VLIW
- Merced was first Itanium implementation (cf. 8086)
  - First customer shipment expected 1997 (actually 2001)
  - McKinley, second implementation shipped in 2002
  - Recent version, Poulson, eight cores, 32nm, announced 2011

## Eight Core Itanium "Poulson" [Intel 2011]



- 8 cores
- 1-cycle 16KB L1 I&D caches
- 9-cycle 512KB L2 I-cache
- 8-cycle 256KB L2 D-cache
- 32 MB shared L3 cache
- 544mm<sup>2</sup> in 32nm CMOS
- Over 3 billion transistors

- Cores are 2-way multithreaded
- 6 instruction/cycle fetch
  - Two 128-bit bundles
- Up to 12 insts/cycle execute

#### **IA-64 Instruction Format**



- Template bits describe grouping of these instructions with others in adjacent bundles
- Each group contains instructions that can execute in parallel



## **IA-64 Registers**

- 128 General Purpose 64-bit Integer Registers
- 128 General Purpose 64/80-bit Floating Point Registers
- 64 1-bit Predicate Registers
- GPRs "rotate" to reduce code size for software pipelined loops
  - Rotation is a simple form of register renaming allowing one instruction to address different physical registers on each iteration

#### **IA-64 Predicated Execution**

**Problem:** Mispredicted branches limit ILP

**Solution**: Eliminate hard to predict branches with predicated execution

- Almost all IA-64 instructions can be executed conditionally under predicate
- Instruction becomes NOP if predicate register false



Warning: Complicates bypassing!

## **IA-64 Speculative Execution**

**Problem:** Branches restrict compiler code motion

**Solution:** Speculative operations that don't cause exceptions



Can't move load above branch because might cause spurious exception



Particularly useful for scheduling long latency loads early

CS252 25

## **IA-64 Data Speculation**

Problem: Possible memory hazards limit code scheduling

**Solution**: Hardware to check pointer hazards



Can't move load above store because store might be to same address



Requires associative hardware in address check table

CS252 26

## **Limits of Static Scheduling**

- Statically unpredictable branches
- Variable memory latency (unpredictable cache misses)
- Code size explosion
- Compiler complexity
- Despite several attempts, VLIW has failed in general-purpose computing arena.
  - More complex VLIW architectures are close to in-order superscalar in complexity, no real advantage on large complex apps.
  - Transmeta: dynamically translate x86 -> VLIW (1st CEO: Dave Ditzel)
- Successful in embedded DSP market
  - Simpler VLIWs with more constrained environment, friendlier code.
  - Google's Tensor Processing Unit is a VLIW machine.

#### **Intel Kills Itanium**

- Donald Knuth " … Itanium approach that was supposed to be so terrific—until it turned out that the wished-for compilers were basically impossible to write."
- "Intel officially announced the end of life and product discontinuance of the Itanium CPU family on January 30th, 2019", Wikipedia

## **Acknowledgements**

- This course is partly inspired by previous MIT 6.823 and Berkeley CS252 computer architecture courses created by my collaborators and colleagues:
  - Arvind (MIT)
  - Krste Asanovic (MIT/UCB)
  - Joel Emer (Intel/MIT)
  - James Hoe (CMU)
  - John Kubiatowicz (UCB)
  - David Patterson (UCB)